# When to use 3D Die-Stacked Memory for **Bandwidth-Constrained Big Data Workloads**

Jason Lowe-Power Mark D. Hill David A. Wood

> University of Wisconsin-Madison powerjg,markhill,david@cs.wisc.edu

#### **Abstract**

Response time requirements for big data processing systems are shrinking. To meet this strict response time requirement, many big data systems store all or most of their data in main memory to reduce the access latency. Main memory capacities have grown, and systems with 2 TB of main memory capacity available today. However, the rate at which processors can access this data—the memory bandwidth—has not grown at the same rate. In fact, some of these big-memory systems can access less than 10% of their main memory capacity in one second (billions of processor cycles).

3D die-stacking is one promising solution to this bandwidth problem, and industry is investing significantly in 3D die-stacking. We use a simple back-of-the-envelope-style model to characterize if and when the 3D die-stacked architecture is more cost-effective than current architectures for in-memory big data workloads. We find that die-stacking has much higher performance than current systems (up to  $256 \times$  lower response times), and it does not require expensive memory over provisioning to meet real-time (10 ms) response time service-level agreements. However, the power requirements of the die-stacked systems are significantly higher (up to 50×) than current systems, and its memory capacity is lower in many cases. Even in this limited case study, we find 3D die-stacking is not a panacea. Today, die-stacking is the most cost-effective solution for strict SLAs and by reducing the power of the compute chip and increasing memory densities die-stacking can be cost-effective under other constraints in the future.

#### Introduction

New data is generated at an alarming rate: as much as 2.6 exabytes are created each day [21]. For instance, with the growth of internetconnected devices, there is an explosion of data from sensors on these devices. The ability to analyze this data is important to many different industries from automotive to health care [24]. Users want to run complex queries on this abundance of data, sometimes with real-time constraints. These trends of increasing data, increasing query complexity, and increasing performance constraints put a great strain on our computational systems.

To meet the latency requirements of real-time queries, many big data systems keep all of their data in main memory. In-memory queries provide lower response times than queries that access disk



Figure 1: Comparison of the memory bandwidth-capacity tradeoff in current commercial systems.

or flash storage, and are increasingly popular [35]. The in-memory data may be the entire data corpus, or the hot parts of the data set.

Many big data workloads are memory intensive, performing a small number of computational operations per byte of data loaded from memory. This low computational intensity means these workloads are increasingly constrained by memory bandwidth, not the capabilities of the processor. This problem is exacerbated by the increasing gap between processor speed and memory bandwidth [6].

As a solution to this memory bandwidth gap, industry is currently investing heavily in 3D die-stacked memory technologies [1, 4, 7, 12, 18, 22, 23, 26, 29-31]. 3D die-stacked memory enables DRAM chips stacked directly on top of compute chip with throughsilicon vias (TSVs). TSVs enable high-bandwidth low-power memory accesses. Currently only high-performance graphics processors use die-stacked memory. However, many major companies such as IBM, Intel, Samsung, Micron, 3M and others are making significant investments in 3D die-stacking.

With these investments in 3D die-stacking, it is prudent to evaluate the impact this technology may have on important workloads. In this paper, we investigate using a 3D die-stacked system for realtime big data queries. As a case study, we focus on an analytic database workload. Due to recent advances in analytic database query algorithms [10, 19, 20, 27], the performance of analytic database queries is now constrained by the system's main memory bandwidth [28]. We find that the scan operator (a major contributor to the total time in analytic queries [19]) requires fetching about 4 bytes to the main memory per instruction when using SIMD. Thus, a 16 core CPU running at 3.5 GHz can theoretically generate over 200 GB/s of main-memory bandwidth! Other, more specialized, architectures can theoretically access memory at a much higher rate. We focus on analytic database workloads because they are one example of a big data workload that is growing in importance, has increasing datasets, and is increasingly performance constrained.



Figure 2: Diagrams of the three system designs we consider in this paper and potential configurations for each system.

We evaluate three different server architectures, two that are available from system providers today, and the potential future architecture based on 3D die-stacking. First, the *traditional server* represents a large-memory system assembled from commodity components. We use a Dell PowerEdge R930 as our example traditional server [9], configured with the maximum memory bandwidth per processor. Second, the *big-memory server* represents a specialized system designed to support a very large amount of main memory. This system is a database machine designed for inmemory database systems. We use an Oracle M7 as our example big-memory server [25]. Finally, the *die-stacked server* represents a novel big data machine design built around many memory-compute stacks [5, 17]. Section 3 and Figure 2 contains details of these three systems. Throughout this work, we assume these system architectures are deployed in a cluster of computing systems.

To demonstrate the memory bandwidth gap, Figure 1 shows the amount of time it takes to read a fraction of the total memory capacity on a log-log scale. The amount of time, on the x-axis, represents the performance service-level agreement (SLA) between the service provider and the user. For instance, if the provider promises "real-time" access to the data (e.g., the data is queried to provide information to render a web-page) the required latency may be as little as 10–20ms. Since we focus on bandwidth-bound workloads, we use the amount of data accessed (read or written) by the query to measure its complexity (y-axis). In Figure 1, we show this complexity as the percent of the entire main memory capacity that is accessed on each query. As a point of reference, Figure 1 shows a line at 20% of memory capacity, which is the amount of an analytic database that is referenced in a single query in a popular analytic benchmark [33].

Figure 1 shows that the die-stacked design is better than the traditional and big-memory designs for low-latency bandwidth-limited workloads. The reason for this benefit is the die-stacked

system has a much higher bandwidth-capacity ratio (memory bandwidth per byte of memory capacity):  $80-341\times$ . This performance benefit exists even though the off-socket bandwidth is only  $1.3-2.5\times$  higher than the other systems because the capacity per socket is much smaller for the die-stacked system ( $32-256\times$ ). If a workload is bandwidth-constrained a higher bandwidth-capacity ratio will increase its performance. For instance, to access 20% of the total memory capacity, the big-memory server takes over 2 seconds, the traditional server takes 500 ms, and the die-stacked server takes less than 10 ms,  $50\times$  faster than the current systems.

Although one could conclude from Figure 1 that the die-stacked system is always better than the current systems, we find that the die-stacked system *may be better* under some constraints. We use a simple back-of-the-envelope-style model to characterize *when* the die-stacked architecture beats the current architectures for inmemory big data workloads. We investigate designing cluster systems under three different system design constraints: performance provisioning (the cluster is required to meet a certain SLA), power provisioning (the cluster has a certain power budget), and data capacity provisioning (the cluster has a set DRAM capacity).

We find:

- When provisioning for performance, die-stacking is preferred only under aggressive SLAs (e.g., 10 ms) and the traditional and big-memory systems require memory over provisioning (up to 213× more memory than the workload requires).
- When provisioning for power, die-stacking is preferred with large power budgets and the big-memory system provides the most memory capacity.
- When provisioning for capacity, die-stacking reduces response time by up to 256× and uses less energy, but die-stacking uses more power (up to 50×).

# 2. Background

There are new algorithms for analytic database queries that convert complex queries into simple operations like scans and aggregates [20]. Additionally, new hardware accelerators, like general-purpose graphics processing units (GPGPUs) show potential to be both higher performance and lower energy than traditional multicore CPUs for these simpler algorithms [27, 28]. Emerging hardware like GPGPUs are more efficient than CPUs because they have less complex hardware than multicore CPUs, which works together with the simplified analytic database query algorithms to increase performance and decrease energy.

Converting complex database queries into many simple operations can increase database performance. As an example, Wide-Table [20] converts most analytic database queries to simple scan and aggregate operations. Once these queries are converted into more simple operations, optimized scan algorithms [8, 16] including BitWeaving [19], BitWarp [27], and SIMD-Scan [34] and aggregate algorithms [10] can be used. These algorithms use the compute cores (CPU or GPU) more efficiently, which puts a strain on the memory system to keep the cores supplied with data.

As the algorithmic approaches to analytic database operations move towards more simple software operators, hardware design is supporting higher performance of simple operators. For instance, single-instruction multiple-data (SIMD) hardware on commodity chips supports more bits per operation than ever before, up to 512-bits in AVX-512 [14].

In addition to CPUs supporting wider vector instructions, general-purpose GPUs (GPGPUs) which support very wide vectors (up a logical 4096-bit vector) are becoming more programmable. GPUs have an order of magnitude more execution units then CPUs and each of these execution units is simpler and thus more energy efficient than their CPU counterparts. Because of this increase in execution units GPGPUs can be higher performance and lower energy than the CPU for analytic database applications [11, 27].

These two trends fundamentally change the nature of inmemory analytic database workloads. Systems today store the entire database or at least the hot data in main memory. This decreases the latency and increases the bandwidth to access the data compared to storing it on disk. However, we have reached a ceiling in the performance of the computational cores (e.g., processing more than one record per cycle [19]). Now, the memory bandwidth is the constraint, not the computational hardware. Now, the main performance impediment is data movement from memory to the processor.

Another exciting trend in computer architecture is 3D diestacking. 3D die-stacking has two main characteristics that benefit analytic database workloads. First, die-stacking allows designers to tightly couple chips with disparate technologies. For instance, a package can contain DRAM stacked on top of compute chips. In addition, it is also possible to stack multiple compute chips with one another (e.g., a CPU and a GPU). Second, die-stacking can significantly increase the bandwidth to main memory, if the memory is stacked on top of the compute chip. With die-stacking the interface to memory is much wider and can be clocked faster due to shorter wire length leading to higher memory bandwidth. High bandwidth memory is one current die-stacked technology with 256 GB/s of bandwidth per stack [15].

Although 3D die-stacking is not currently available except in the graphics market [1, 22], many companies are making significant investments into 3D die-stacking [4]. These companies include DRAM manufacturers (Micron [26], Samsung [31], SK hynix [18]), system designers (IBM [12], HP [29]), silicon providers (AMD [1], Intel [7], NVIDIA [23]), and materials manufacturers (3M [30]) as evidenced by a variety of white papers and recent press releases.

## 3. Potential big data machine designs

Figure 2 shows diagrams of the three different server architectures we investigate in this paper: a traditional server, a big-memory server, and a die-stacked server. The traditional server and big-memory server are systems that can be purchased today, and the die-stacked system is a future-looking machine architecture proposal. When evaluating these server designs, we assume many servers are networked together into a larger cluster.

The traditional server, shown in Figure 2a, is based on a commodity Intel Xeon platform [13]. The main memory is accessed directly from the memory controller on the compute chip and there are four 25.6 GB/s memory controllers on the chip for a total of 102 GB/s of off-chip memory bandwidth. Each memory controller can have up to 6 DRAM DIMMs connected. However, since our workload is bandwidth bound, we evaluate a system configured for the minimum capacity while still achieving the maximum bandwidth. Thus, we only populate each channel with two DDR4 DIMMs. Each DDR4 DIMM can have 32 GB of capacity, for a total of 256 GB of main memory capacity per socket. A similar system to what we evaluate is available from OEMs including Dell (e.g., the PowerEdge R930 [9]).

The big-memory system (Figure 2b) is a proxy for database appliance solutions from companies such as Oracle and IBM. Rather than directly access main memory like the traditional server, these systems use buffer-on-board chips to increase the maximum memory capacity. These buffer-on-board chips also increase the peak off-chip bandwidth by using different signaling protocols than DRAM DIMMs. Each buffer-on-board communicates both with the compute chip via a proprietary interconnect and up to eight DRAM DIMMs via the DDR4 standard. We use the Oracle M7 [25] as an example big-memory system. The M7 has eight buffer-on-board controllers per socket, for a total memory capacity of 512 GB and 192 GB/s per socket.

Finally, we also evaluate a novel architecture which combines compute chips with tightly-integrated memory via 3D die-stacking as shown in Figure 2c. This design is similar to the nanostore architecture [29]. Die-stacking technology increases the potential off-chip bandwidth by significantly increasing the number of wires between the chip and the memory. There are currently no systems which use this technology in the database domain. However, this technology is gaining a foothold in the high-performance graphics community [1, 22]. We assume a system that uses the high bandwidth memory (HBM) 2.0 standard [15, 23]. With HBM 2.0, each stack can be up to eight DRAM chips high and each chip has 8 gigabits of capacity, for a total capacity of 8 GB per stack.

For all of the platforms, we assume the same DRAM chip technology: 8 gigabit chips. This gives a constant comparison in terms of capacity and power. Additionally, assuming 3D die-stacked DRAM reaches commodity production levels, the cost-per-byte of 3D DRAM will be about the same as the cost of DRAM DIMMs.

#### 4. Methodology: Simple analytical model

Since it would be cost prohibitive to actually build and test these systems, we use a simple analytical model to predict the performance of analytic database queries on each system. This model uses data from two sources. First, we use data from manufacturers as in Table 2, and second, we assume that the query is constrained either by the memory bandwidth or the rate at which instructions can be issued by the processor.

To calculate the compute performance and power, we performed experiments on a modern hardware platform. We used the algorithms from Power et. al [27] and ran the tests on an AMD GPU [2]. We chose to perform our tests using a GPU as it is currently the highest performing and most energy efficient hardware platform

for scans [27]. We found that each GPU core uses about 3 watts when performing the scan computation, and each core can process about 6 GB/s of data. Finally, we assume that each GPU chip has a maximum of 32 cores.

Equations 1-10 show the details of our simple model. The inputs to our model, are shown in Table 1. All of the inputs come from datasheets or manufacturer information [9, 13, 15, 23, 25]. A memory module refers to the minimum amount of memory that can be added or removed. In the traditional system this refers to a DRAM DIMM. In the big-memory system a buffer-on-board and its associated memory is considered a module. Finally, in the diestacked system, each stack of DRAM is considered a module. The memory channel is how many memory modules can be connected to a single compute chip.

$$mem modules = \frac{db size}{module capacity}$$
 (1)

compute chips = 
$$\left[ \frac{\text{mem modules}}{\text{mem channels}} \times \frac{1}{\text{channel modules}} \right]$$
 (2)

chip bandwidth = mem channels  $\times$  channel bandwidth (3)

 $\text{chip perf} = \min \left\{ \text{core perf} \times \text{chip cores}, \text{chip bandwidth} \right\}$ (4)

$$chip cores = \left\lceil \frac{chip perf}{core perf} \right\rceil$$
 (5)

$$mem\ power = mem\ modules \times module\ power \qquad (6)$$

compute power =  $chip cores \times core power \times compute chips$  (7)

$$blades = \left\lceil \frac{compute chips}{blade chips} \right\rceil$$
 (8)

$$blades = \left\lceil \frac{compute chips}{blade chips} \right\rceil$$
(8)  

$$response time = \frac{percent accessed \times db size}{chip perf \times compute chips}$$
(9)

 $power = mem power + compute power + blades \times blade power$ 

There are three inputs to our model that are workload dependent. The *core perf* which represents the rate the core can process data, the database size (db size) which represents the required memory capacity, and the percent accessed which we use as a proxy for query complexity. The percent accessed is the amount of data that a single query or operation over the data touches. The performance estimation is based on the performance of the scan operation, but other database operations in analytic databases can be performed with similar algorithms as the scan operator [10].

To investigate the tradeoffs between the three systems, we chose a workload size of 16 TB and a complexity of 20% of that data, or 3.2 TB. We believe 16 TB is a reasonable size for a large analytic database and there are some analytic queries that access 20% of the entire database corpus [33]. Although it is unlikely that a single operation will touch 3.2 TB of data, each query is made up of many operations, that together could touch many of the database columns. Additionally, in the future, the data size will be increasing along with the query complexity.

In Section 5 we evaluate the systems with our model under three different conditions, constant response time, constant power, and constant memory capacity. Equations 1-10 show our model for a constant memory capacity. We modify this slightly when holding other characteristics constant. For constant response time, we assume an increased number of sockets to support the required bandwidth. For constant power, we first assume each blade is fully populated, then compute the total blades that can be deployed given the power budget.

The model we use is released online as an IPython notebook at https://research.cs.wisc.edu/multifacet/bpoe16\_3d\_ bandwidth\_model/.

|                      | Traditional server | Big-memory server | Future<br>die-stacked |
|----------------------|--------------------|-------------------|-----------------------|
| module capacity      | 32 GB              | 512 GB            | 8 GB                  |
| channel<br>bandwidth | 25.6 GB/s          | 48 GB/s           | 256 GB/s              |
| memory channels      | 4                  | 4                 | 1                     |
| channel<br>modules   | 21                 | 1                 | 1                     |
| module<br>power      | 8 W                | 100 W             | 10 W                  |
| blade<br>chips       | 4                  | 1                 | 9                     |

| Shared inputs |            |            |         |          |  |
|---------------|------------|------------|---------|----------|--|
|               |            |            |         | percent  |  |
| core perf     | core power | chip cores | db size | accessed |  |
| 6 GB/s        | 3 W        | 32         | 16 TB   | 20%      |  |

Table 1: Inputs for the analytical model.

#### **Results** 5.

In this section, we investigate the tradeoffs between performance and cost in designing a real-time big data cluster using the model described in Section 4. We consider the three designs discussed in Section 3. Our performance metric is the response time (i.e., the latency to complete the operation). We chose latency instead of the throughput for two reasons. First, in big data workloads, the latency to complete operations is increasingly important with many applications requiring "real-time" or "interactive" results. Second, a lower latency design implies the design has higher throughput. With no parallelism between queries, throughput is equivalent to the inverse of latency. However, higher throughput does not always imply lower latency due to parallelism.

Cost is more difficult to quantify than performance. Rather than try to distill cost into a single metric, we look at two important factors in the cost of building a large scale cluster. We explore the power consumed for the cluster. Often, power provisioning is one limiting factor in datacenter design [3]. Additionally, energy is a significant component of the total cost of ownership of a large-scale cluster. Assuming the cluster is active most of the time, power is a proxy for this energy cost.

The second cost factor we study is the total memory capacity of the cluster. Memory is a significant cost when building big data clusters. For instance, memory is over 70% of the cost of a Dell PowerEdge R930, if it is configured with the maximum memory [9].

We present the results of our model under three different constraints by holding different cost-performance factors constant.

- Performance provisioning—Constrained response time (SLA): This represents designing a system to meet a performance requirement.
- Power provisioning—Constrained power: This represents designing a system to fit a power envelope in a datacenter.
- Data capacity provisioning—Constrained DRAM capacity: This represents designing a system around the data size of a workload.

<sup>&</sup>lt;sup>1</sup> The traditional server can have up to six DRAM DIMMs per channel, but must have at least two to take advantage of the full DDR bandwidth. Therefore, we use two as the modules per channel to maximize the memory bandwidth-capacity ratio.



Figure 3: Power and memory capacity of a cluster based on traditional, big-memory, and die-stacked servers with constant response times of either 10 ms, 100 ms, or one second (1000 ms). The power for each is broken down into overhead power (light, top), memory power (middle), and compute power (bottom, dark). Memory capacity must be over provisioned (16 TB required database size) to achieve the required bandwidth to meet the SLA for the traditional and big-memory systems.

|           | Traditional | Big-memory | Die-stacked |
|-----------|-------------|------------|-------------|
| Number of | 800         | 1700       | 228         |
| blades    |             |            |             |
| Number of | 3200        | 1700       | 1700        |
| chips     |             |            |             |
| Cluster   | 320 TB/s    | 320 TB/s   | 384 TB/s    |
| bandwidth |             |            |             |

Table 2: Requirements of a cluster of each system architecture given a 10 ms SLA.

# 5.1 Performance provisioning

When designing a cluster to support an interactive big data workload, response time (or SLA, e.g., 99.9% of queries must complete in 10 ms) is one possible constraining factor. The SLA time includes many operations (e.g., multiple database queries, webpage rendering, and ad serving); we focus on only one part of the entire response time: one query to an analytic database. We look at three different SLA response times, 10 ms, 100 ms, and one second. We present this spectrum of SLA response times since "real-time" may mean different response times to different providers.

Similar to over provisioning disks to increase disk bandwidth and I/O operations per second, for the traditional and big-memory systems, we must over provision the total amount of main memory to increase the memory bandwidth. To meet a certain SLA, the aggregate bandwidth of the cluster must be greater than the SLA response time divided by the amount of data accessed. For instance, assuming a 10 ms SLA and a 3.2 TB working set, each system must support 320 TB/s of aggregate bandwidth. For a cluster based on the traditional system to support 320 TB/s, it needs 800 blades and

3200 compute chips. Table 2 shows the requirements for all three systems given a 10 ms SLA.

Figure 3 shows the power (Equation 10) and memory capacity (based on the required bandwidth to meet the SLA) for the clusters given a 10 ms SLA (top row), 100 ms SLA (second row), and one second SLA (bottom row). This figure shows that if high performance (e.g., a 10 ms SLA) is required, the die-stacked system can provide significant benefits. With a 10 ms SLA the die-stacked architecture uses almost  $5\times$  less power, and does not need to be over provisioned at all.

The traditional and big-memory systems have significantly over provisioned memory capacity to be able to complete the workload in 10 ms. This over provisioning means the traditional and bigmemory platforms will be very expensive for this workload. These platforms are over provisioned by a factor of  $50\times$  and  $213\times$ , respectively. These systems have low bandwidth compared to their memory capacity, and thus, require high memory capacity when performance is important. However, the die-stacked system is the opposite: it has low capacity and high bandwidth, which is the most cost-effective system architecture when high performance is required.

Figure 3 also shows the power and capacity for each system when the SLA is 100 ms and one second (second and third rows). When the performance requirement is relaxed, the traditional and big-memory servers do not need to be as over provisioned, saving both power and memory cost. In both of these cases, the die-stacked system uses about the same or more power than the current systems. The die-stacked system uses more power because it requires more compute chips, more blades, and more memory modules to have the same capacity as the traditional and big-memory systems. This increased number of chips puts the die-stacked system at a disadvantage when the SLA is less strict.



Figure 4: Response time and memory capacity of a cluster based on traditional, big-memory, and die-stacked servers with constant power envelope of either 1000 kW (1 MW), 250 kW, or 50 kW. Memory capacity is over provisioned if the power budget allows and capacity and performance are constrained by the allowed power. Each cluster is configured with multiple blades to exactly meet the power budget.

At an SLA of about 60 ms the power for the traditional and die-stacked systems is the same. At this point, the only benefit to the die-stacked system is that it is less over provisioned, and could reduce the cost of extra DRAM, assuming die-stacked DRAM is the same cost as DDR4 DRAM. As the complexity of the query increases (i.e., more data is accessed on each query) the crossover point moves to higher SLAs. For instance, if the query touched 50% of the data the crossover point is about 170 ms. Also, as the density of the memory increases, the crossover point increases. For instance, if the main memory was  $8 \times$  denser (e.g., using 64 Gb DRAM chips), the crossover point is about 800 ms. Crossover points at higher SLAs imply the die-stacked system is cost-effective in more situations.

# 5.2 Power provisioning

Provisioning a datacenter for power distribution and removing the resulting heat is a large portion of the fixed cost of a datacenter [3]. To reduce the capitol investment overheads, it is important for the datacenter to use the amount of power provisioned for it. Any provisioned power that is not used is wasted fixed cost. Therefore, we investigate the tradeoffs given a fixed power budget. We choose to hold the power of each system constant and one megawatt, 100 kW, and 50 kW. As a point of reference, one megawatt is the power of a small datacenter [3]. We assume each system is used in a cluster that exactly meets the power budget (e.g., there are over 1300 traditional blades given 1 MW).

Figure 4 shows the performance (Equation 9) and memory capacity (based on the maximum number of blades for the given power budget) of each system architecture when provisioned to use 1 MW of power (top row), 100 kW (middle row), and 50 kW (bottom row). At 1 MW each configuration can meet aggressive real-time SLA constraints of 10 ms. However, the die-stacked architecture has a  $5 \times$  higher performance than the traditional and

big-memory systems. This decrease in response time translates into increased throughput in a real-world system.

The total memory capacity of each system given 1 MW of power is shown on the right side of Figure 4. Similar to Figure 3, the traditional and big-memory systems can support much higher capacity than the die-stacked system. However, this increased capacity comes with an increased cost.

When the power limit is strict (e.g., 50 kW), the response time for the die-stacked system drops below the response time of the traditional and big-memory systems. The reason for this behavior is that the die-stacked memory has a higher power per capacity (watts/bytes) due to its increased memory interface width and higher bandwidth. Thus, when the power is strictly constrained, the die-stacked system is limited in the amount of compute power it can use. In fact, for the 50 kW configuration, the die-stacked system only has enough power to use one core per compute chip.

#### 5.3 Data capacity provisioning

Figure 5 shows the estimated performance (Equation 9) and power (Equation 10) using our model for three workload sizes: 160 TB (top row), 32 TB (middle row), and 16 TB (bottom row). So far, all of the results has assumed a 16 TB workload size. This data assumes that the workload only accesses 3.2 TB per query for each workload size. Thus, for the larger workload sizes, the queries touch a smaller percentage of the total data. If the complexity changed at the same rate as the capacity, all of the response times would be constant between different sizes.

This figure shows in all cases that the die-stacked system can perform a query  $256\times$  faster than a big-memory machine and  $60\times$  faster than a traditional server. The die-stacked system improves performance for two reasons. First, its aggregate bandwidth is much higher. For instance, a die-stacked system with 16 TB has an aggregate bandwidth across all stacks of 512 TB/s. The traditional server and big-memory servers have an aggregate bandwidth



Figure 5: Response time and power of a cluster based on traditional, big-memory, and die-stacked servers with constant memory capacity of either 160 TB ( $10 \times$  data size), 32 TB ( $2 \times$  data size), or 16 TB ( $1 \times$  data size).

of 6.4 TB/s and 1.5 TB/s, respectively. Second, to handle this increased bandwidth, the die-stacked system has many more compute chips, which in turn increases power (center column). In fact, the die-stacked system uses  $26-50\times$  more power than the the traditional and big-memory systems. This increased power usage significantly increases the cost of deploying a die-stacked cluster.

Interestingly, even though the die-stacked system has  $340\times$  more bandwidth than the big-memory system, it is only  $256\times$  faster. This discrepancy is because there is not enough compute resources to keep up with the available bandwidth in the die-stacked system. As compute chips become more capable or the density of main memory increases, the die-stacked system will increase the gap between other systems.

Figure 6a shows the energy consumption of each system configured with a 16 TB database. Even though the die-stacked system's power consumption is large, the die-stacked system is more energy efficient than either the traditional or big-memory system, using about  $5\times$  less energy. The die-stacked system does not need to use high-power chip-to-board interconnects or extra buffer-on-board chips. The increased energy efficiency also comes from the fact that the die-stacked system "races to halt". All of the extra energy from shared resources like the power supply, caches, disks, etc. is minimized since the die-stacked system completes the operation more quickly. The relative energy efficiency of each system does not depend on the performance, power, or capacity provisioning.

#### 6. Discussion

In this section, we discuss the implications of the model results on designing a big data machine. We first discuss the important areas for computer architects to focus to further increase the benefits of the future die-stacked architecture over the current server designs. We then discuss some of the deficiencies of our analytical model.





(a) Energy for each system assuming each cluster is configured for a 16 TB database size (Figure 5 bottom row).

(b) Breakdown of the components of power between compute power, memory power, and overhead power for a cluster with one megawatt of power.

Figure 6: Energy and power for each system.

# 6.1 Improving system efficiency

Figure 6b shows the breakdown of power between the compute, memory, and overhead for each system as a percentage of the whole system's power assuming a 1 MW power provisioned cluster. The compute power is computed from Equation 7, the memory power is computed from Equation 6, and the overhead power assumes each blade (Equation 8) uses an extra 100 W for peripheral components. This figure shows that the traditional and big-memory servers' power is dominated by the memory chips. However, the die-stacked server power is dominated by the compute chips. None of the systems have a large portion of the power from the blade overhead component.

Figure 6b implies that architects should focus on reducing the compute energy in future die-stacked systems. If the compute portion of power of the die-stacked system was reduced by  $10\times$ :

- The die-stacked system would use less power when meeting high performance SLAs, but it does not fundamentally change the SLA tradeoffs.
- The capacity of the die-stacked system increases significantly when you have a fixed power budget of more than 100 kW.
- The die-stacked system has reduced power in the case of fixed data capacity, but it does not fundamentally change the response time tradeoffs.
- The die-stacked system would have increased energy efficiency.

Alternatively, architects could concentrate on increasing the main memory density. One promising technology that increases density over DRAM is non-volatile memories [32]. Increasing the density of main memory does not directly affect the performance in any system architecture. However, increased density does reduce the required power (especially for the die-stacked system) as fewer chips and fewer blades are required to meet the capacity requirement. Increasing the density by  $8\times$  affects our results in the following ways:

- The die-stacked architecture becomes cost-effective at higher SLAs, but it is still less cost-effective than the traditional system with a one second SLA.
- With fixed power provisioning, increasing the density does not change the performance, but does increase the capacity for all systems.
- For a fixed data capacity, increasing the density decreases the power required for all systems and makes the performance worse for the traditional and big-memory systems due to the lower bandwidth-capacity ratio.

#### 6.2 Model deficiencies

In this work, we use a high-level model of the performance and power of a big data cluster. There are many important factors that we ignore. First, we only focus on one potential big data workload. However, we believe our results generalize to any bandwidth-bound workload. Second, the inputs we use for our model significantly affect the results. We use data from manufacturers and datasheets. However, it is likely these numbers vary between providers and will change over time. For these reasons, we have released our model as an interactive online application for readers to choose the numbers which are best for their systems. See https://research.cs.wisc.edu/multifacet/bpoe16\_3d\_bandwidth\_model/.

Also, we do not know whether the compute energy is due to data movement or actual computation. Since we use real hardware to measure the energy of a computation, we cannot break down the compute energy into its components. More deeply understanding the power and energy implications in die-stacked systems is interesting future work.

In this work, we assume that each processor only accesses its local memory and ignored the time required for communication between processors in the cluster. Even with regular data-parallel workloads like those we evaluated, there will be some amount of communication between processors. Largely, these overheads will be the same for each of the systems we evaluated. However, it is possible that since the die-stacked system has less data per processor that the communication overheads will be larger than for systems with more data per processor. Our model does not consider the communication between processors.

Finally, our model only applies to workloads that are limited by memory bandwidth. We defined workload complexity in terms of the data required for the computation. However, another common measure of complexity is "arithmetic intensity": the ratio of compute operations (e.g., FLOPS) to memory operations. Our model does not directly take this characteristic into consideration. Current big data workloads do few compute operations per byte of data, which causes these workloads to be memory-bandwidth bound. Additionally, as more big data applications take advantage of vector extensions like SIMD their arithmetic intensity will be even lower putting more pressure on the memory bandwidth.

#### 7. Conclusions

We investigated how the system architecture affects the power and memory capacity cost-performance tradeoff for three possible designs, a traditional server, a big-memory server, and a novel diestacked server for one big data workload. We find the traditional server and the big-memory server are not architected for low-latency big data workloads. These current systems have a poor ratio of memory bandwidth to memory capacity. To increase the performance of big data workloads, these systems need a larger bandwidth-capacity ratio, increasing the memory bandwidth without increasing the memory capacity.

On the other hand, the die-stacked system has a bandwidth-capacity ratio that is too large to be cost-effective in many situations. The die-stacked system provides greatly increased bandwidth, but to the detriment of memory capacity. In fact, we needed over 2000 stacks to meet the same capacity as eight big-memory systems. Because the die-stacked system requires so many stacks to reach a high capacity, the power requirements may be a cost-limiting factor.

We find the die-stacked architecture of today is cost-effective with complex queries that touch a significant fraction of the total data and there is a tight (10 ms) SLA. Looking forward, architects should focus on reducing the compute power in these die-stacked systems or increasing the memory density. These changes will allow the die-stacked architecture to be cost-effective in more situations

## Acknowledgments

We thank our anonymous reviewers, Jignesh Patel, and members of the Multifacet group for their insightful comments and feedback on the paper. This work is supported in part by the National Science Foundation (CCF-1218323, CNS-1302260, CCF-1438992, CCF-1533885), Cisco Systems Distinguished Graduate Fellowship, John P. Morgridge Chair, Google, and the University of Wisconsin–Madison (Named Professorship). Hill and Wood have a significant financial interest in AMD and Google.

#### References

- [1] AMD. High Bandwidth Memory. URL http://www.amd.com/ en-us/innovations/software-technologies/hbm. (Accessed: 1/25/2016).
- [2] AMD. AMD GRAPHICS CORES NEXT (GCN) ARCHITECTURE. Technical report, 2012.
- [3] L. A. Barroso, J. Clidaras, and U. Hölzle. The Datacenter as a Computer: An Introduction to the Design of Warehouse-Scale Machines, Second edition. *Synthesis Lectures on Computer Architecture*, 8(3): 1–154, jul 2013. doi: 10.2200/S00516ED2V01Y201306CAC024.
- [4] B. Black. MICRO 46 Keynote: Die Stacking is Happening, 2013.
- [5] B. Black, M. Annavaram, N. Brekelbaum, J. Devale, J. Lei, G. H. Loh, D. McCauley, P. Morrow, D. W. Nelson, D. Pantuso, P. Reed, J. Rupley, S. Shankar, S. John, and C. Webb. Die stacking (3D) microarchitecture. In *Proceedings of the Annual International Symposium on Microarchitecture*, MICRO, pages 469–479, 2006.

- [6] D. Burger, J. R. Goodman, and A. Kägi. Memory bandwidth limitations of future microprocessors. In *Proceedings of the 23rd annual international symposium on Computer architecture ISCA '96*, pages 78–89, New York, New York, USA, 1996. ACM Press. doi: 10.1145/232973.232983.
- [7] B. Casper. Reinventing DRAM with the Hybrid Memory Cube, 2011. URL http://blogs.intel.com/intellabs/2011/09/ 15/hmc/. (Accessed: 2016-03-02).
- [8] Z. Chen, J. Gehrke, and F. Korn. Query optimization in compressed database systems. In *Proceedings of the 2001 ACM SIGMOD international conference on Management of data - SIGMOD '01*, pages 271–282, New York, New York, USA, 2001. ACM Press. doi: 10.1145/375663.375692.
- [9] Dell. PowerEdge R930. URL http://www.dell.com/us/business/p/poweredge-r930/pd. (Accessed: 1/22/2016).
- [10] Z. Feng and E. Lo. Accelerating aggregation using intra-cycle parallelism. In 2015 IEEE 31st International Conference on Data Engineering, pages 291–302. IEEE, apr 2015. doi: 10.1109/ICDE.2015. 7113292.
- [11] J. He, S. Zhang, and B. He. In-Cache Query Co-Processing on Coupled CPU-GPU Architectures. VLDB, 2014.
- [12] IBM. IBM to produce Micron's hybrid memory cube in debut of first commercial, 3D chip-making capability, 2011. URL https://www-03.ibm.com/press/us/en/pressrelease/ 36125.wss. (Accessed: 2016-03-02).
- [13] Intel. Intel Xeon Processor E7-8860 v3. URL http://ark.intel.com/products/84680/ Intel-Xeon-Processor-E7-8860-v3-40M-Cache-2\_20-GHz. (Accessed: 1/22/2016).
- [14] Intel. Intel Architecture Instruction Set Extensions Programming Reference. Technical report, 2015.
- [15] JEDEC. High Bandwidth Memory (HBM) DRAM. Technical Report November, JESD235A, 2015.
- [16] R. Johnson, V. Raman, R. Sidle, and G. Swart. Row-wise parallel predicate evaluation. *Proceedings of the VLDB Endowment*, 1(1):622– 634, aug 2008. doi: 10.14778/1453856.1453925.
- [17] T. Kgil, S. D'Souza, A. Saidi, N. Binkert, R. Dreslinski, T. Mudge, S. Reinhardt, and K. Flautner. PicoServer: Using 3D Stacking Technology To Enable A Compact Energy Efcient Chip Multiprocessor. In Proceedings of the 12th international conference on Architectural support for programming languages and operating systems ASPLOS-XII, page 117, New York, New York, USA, 2006. ACM Press. doi: 10.1145/1168857.1168873.
- [18] J. Kim and Y. Kim. HBM: Memory Solution for Bandwidth-Hungry Processors. In Hot Chips 26. SK hynix Inc., 2014.
- [19] Y. Li and J. M. Patel. BitWeaving: Fast Scans for Main Memory Data Processing. In *Proceedings of the 2013 international conference on Management of data - SIGMOD '13*, pages 289—300, New York, New York, USA, 2013. ACM Press. doi: 10.1145/2463676.2465322.
- [20] Y. Li and J. M. Patel. WideTable: an accelerator for analytical data processing. *Proceedings of the VLDB Endowment*, 7(10):907–918, jun 2014. doi: 10.14778/2732951.2732965.
- [21] A. McAfee and E. Brynjolfsson. Big Data: The Management Revolution. Harvard Business Review, oct 2012. URL http://hbr.org/ 2012/10/big-data-the-management-revolution/ar.
- [22] NVIDIA. NVIDIAs Next-Gen Pascal GPU Architecture, 2015. URL http://blogs.nvidia.com/blog/2015/03/17/pascal/. (Accessed: 1/25/2016).
- [23] M. O'Connor. Highlights of the High- Bandwidth Memory (HBM) Standard. In *The Memory Forum*, 2014.
- [24] Oracle. Big Data Analytics. Technical Report March, Oracle, 2013. URL http://www.oracle.com/ technetwork/database/options/advanced-analytics/ bigdataanalyticswpoaa-1930891.pdf.
- [25] Oracle. Oracle's SPARC T7 and SPARC M7 Server Architecture for the Real-Time Enterprise. Technical Report October, 2015.

- [26] J. T. Pawlowski. Hybrid Memory Cube (HMC). In Hot Chips 23, 2011.
- [27] J. Power, Y. Li, M. D. Hill, J. M. Patel, and D. A. Wood. Toward GPUs being mainstream in analytic processing: An Initial Argument Using Simple Scan-aggregate Queries. In *Proceedings of the 11th* International Workshop on Data Management on New Hardware -DaMoN'15, pages 1–8, New York, New York, USA, 2015. ACM Press. doi: 10.1145/2771937.2771941.
- [28] J. Power, Y. Li, M. D. Hill, J. M. Patel, and D. A. Wood. Implications of Emerging 3D GPU Architecture on the Scan Primitive. ACM SIGMOD Record, 44(1):18–23, may 2015. doi: 10.1145/2783888. 2783896.
- [29] P. Ranganathan. From Microprocessors to Nanostores: Rethinking Data-Centric Systems. *Computer*, 44(1):39–48, jan 2011. doi: 10. 1109/MC.2011.18.
- [30] K. Saito, R. J. Webb, and B. R. Dronen. Advances of 3M wafer support system. In 2011 IEEE International 3D Systems Integration Conference (3DIC), 2011 IEEE International, pages 1–4. IEEE, jan 2012. doi: 10.1109/3DIC.2012.6262994.
- [31] Samsung. Samsung Starts Mass Producing Industrys First 3D TSV Technology Based DDR4 Modules for Enterprise Servers, 2014. URL http://www.samsung.com/semiconductor/about-us/news/13602. (Accessed: 2016-03-02).
- [32] Y.-j. Song, G. Jeong, I.-g. Baek, and J. Choi. What Lies Ahead for Resistance-Based Memory Technologies? *Computer*, 46(8):30–36, aug 2013. doi: 10.1109/MC.2013.221.
- [33] Transaction Processing Performance Council. TPC Benchmark H, nov 2011.
- [34] T. Willhalm, N. Popovici, Y. Boshmaf, H. Plattner, A. Zeier, and J. Schaffner. SIMD-scan: Ultra Fast in-Memory Table Scan using on-Chip Vector Processing Units. *Proceedings of the VLDB Endowment*, 2(1):385–394, aug 2009. doi: 10.14778/1687627.1687671.
- [35] H. Zhang, G. Chen, B. C. Ooi, K.-L. Tan, and M. Zhang. In-Memory Big Data Management and Processing: A Survey. *IEEE Transactions* on Knowledge and Data Engineering, 27(7):1–1, 2015. doi: 10.1109/ TKDE.2015.2427795.